www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁(yè) > 嵌入式 > 嵌入式軟件
[導(dǎo)讀]基于28nn Stratix V FPGA的100GbE線路卡設(shè)計(jì)技術(shù)

28nm Stratix V FPGA包括增強(qiáng)的核架構(gòu),高達(dá)28Gbps和低功耗低BER的收發(fā)器,以及硬IP區(qū)塊陣列等. Stratix V FPGA包括四個(gè)GT, GX, GS和E系列,內(nèi)核工作電壓0.85V, 533-MHz/1066-Mbps 外接存儲(chǔ)器接口, Stratix V GX/GS/E 器件的接口電平為1.2V到3.3V, Stratix V GT 器件的接口電平為1.2V到2.5V, 非常適合用在專注于帶寬的應(yīng)用和協(xié)議,40G/100G或更高速率的數(shù)據(jù)應(yīng)用以及高性能高精度的DSP應(yīng)用.本文介紹了Stratix V FPGA系列主要特性,芯片框圖以及Stratix V FPGA在100Gb OTN多路收發(fā)器, 100GbE線路卡, 縱橫制和背板交換, 軍用雷, RF卡和通路卡和視頻服務(wù)器的應(yīng)用框圖以及采用兩片Stratix V FPGA的100-GbE線路卡框圖.

Altera’s 28-nm Stratix V FPGAs include innovations such as an enhanced core architecture, integrated transceivers up to 28 Gbps, and a unique array of integrated hard intellectual property (IP) blocks. With these innovations, Stratix V FPGAs deliver a new class of application-targeted devices optimized for:

■ Bandwidth-centric applications and protocols

■ Data-intensive applications for 40G/100G and beyond

■ High-performance, high-precision digital signal processing (DSP) applications Stratix V FPGAs are available in four variants (GT, GX, GS, and E), each targeted for a different set of applications. For higher volume production, you can prototype with Stratix V FPGAs and use the low-risk, low-cost path to HardCopy® V ASICs.Stratix V FPGAs deliver the industry’s most flexible transceivers with the highest bandwidth from 600 Mbps to 28 Gbps, low Bit Error Ratio (BER), and low power.

Stratix V transceivers have many enhancements to improve flexibility and robustness.

These enhancements include robust analog receive Clock and Data Recovery (CDR), advanced pre-emphasis and equalization for 12.5 Gbps backplanes. In addition, all transceivers are identical with full featured embedded PCS hard IP to simplify the design, lower the power, and save valuable core resources. Stratix V transceivers are designed to be standard compliant for a wide range of protocols and data rates, and are equipped with a variety of signal conditioning features to support backplane, optical module, and chip-to-chip applications

Stratix V FPGA主要特性:

■ Technology

● 28-nm TSMC process technology

● 0.85-V core voltage

■ Low power serial transceivers

● 28 Gbps transceivers on Stratix V GT devices

● 600 Mbps to 12.5 Gbps backplane capability

● Transmit pre-emphasis and de-emphasis

● Dynamic reconfiguration of individual channels

■ General purpose I/Os

● 1.6-Gbps LVDS

● 533-MHz/1066-Mbps external memory interface

● On-chip termination (OCT)

● 1.2-V to 3.3-V interfacing for Stratix V GX/GS/E devices

● 1.2-V to 2.5-V interfacing for Stratix V GT device

■ Embedded HardCopy Block

● PCI Express Gen1/Gen 2 complete protocol stack, ×1/×4/×8 end point and root port

■ Embedded transceiver hard IP

● Interlaken PCS

● Gigabit Ethernet (GbE) and XAUI PCS

● 10G Ethernet PCS

● Serial Rapid I/O (SRIO) PCS

● Common Public Radio Interface (CPRI) PCS

● Gigabit Passive Optical Networking (GPON) PCS

■ Power Management

● Programmable Power Technology

● Quartus® II integrated PowerPlay Power Analysis

■ High performance core fabric

● Enhanced ALM with 4 registers

● Improved routing architecture reduces congestion and improves compile times

■ Embedded memory blocks

● M20K: 20-Kbit with hard ECC

● MLAB: 640-bit

■ Variable precision DSP blocks

● Up to 500 MHz performance

● Natively support signal processing with precision ranging from 9×9 up to 54×54

● New native 27×27 multiply mode

● 64-bit accumulator and cascade for systolic FIRs

● Embedded internal coefficient memory

● Pre-adder/subtractor improves efficiency

● Increased number of outputs allows more independent multipliers

■ Fractional PLLs

● Fractional mode with third-order delta-sigma modulation

● Integer mode

● Precision clock synthesis, clock delay compensation, and zero delay buffering

■ Clock networks

● 717-MHz fabric clocking

● Global, quadrant, and peripheral clock networks

● Unused clock networks can be powered down to reduce dynamic power

■ Configuration

● Serial and parallel flash interface

● Enhanced AES design security features

● Tamper protection

■ High performance packaging

● Multiple device densities with identical package footprints enables seamless migration between different FPGA densities

● FBGA packaging with on-package decoupling capacitors

● Lead and RoHS-compliant lead-free options

■ HardCopy V migration

圖1。Stratix V GT/GX/GS FPGA芯片圖

表1。Stratix V GT/GX/GS FPGA型號(hào)


Stratix V FPGAs address the design challenges for applications in a variety of industries. Expand the sections below for details about specific applications.

Stratix V GT/GX/GS FPGA應(yīng)用:

1.100-Gb Optical Transport Network (OTN) Multiplexing Transponder


圖2.100Gb OTN多路收發(fā)器框圖

100Gb OTN多路收發(fā)器主要特性:

lMulti-standard client interfaces enabled through easy-to-use partial reconfiguration and serial transceivers with continuous data range of 600 Mbps to 12.5 Gbps

lEnhanced clocking flexibility with up to 44 independent transmit clock domains

lIntegrated electronic dispersion compensation (EDC) capability in transceivers to enable direct drive of optical modules (SFP+, SFP, QSFP, CFP)

l28-Gbps transceivers for next-generation optical interfaces

lAdvanced fPLL replacing external voltage-controlled crystal oscillators (VCXOs)

2.100 Gigabit Ethernet (GbE) Line Card


圖3.100GbE線路卡框圖

100GbE線路卡主要特性:

lHigher system integration through highest density and hard PCS blocks for 40 GbE, 100 GbE, and Interlaken

lHigh-bandwidth data-buffering with up to 1,600-Mbps external memory interfaces

lEfficient implementation of packet processing and traffic management functions

lHigher system performance while staying within your power and cost budget

3.Crossbar and Backplane Switch Fabric


圖4.縱橫制和背板交換框圖

縱橫制和背板交換主要特性:

lHighest bandwidth through 66 identical transceivers with continuous data rate from 600 Mbps to 12.5 Gbps

lBuilt-in advanced signal conditioning circuitry for direct drive of 10GBASE-KR backplanes

lFlexible support for various line-card interfaces with partial and dynamic reconfiguration

lOptimized implementation of scheduling functions through high level of integration

4.Military Radar Application


圖5.軍用雷達(dá)應(yīng)用框圖[!--empirenews.page--]

軍用雷達(dá)主要特性:

lEfficient floating-point multiplication with up to 1,000 GFLOPS

lHigher signal processing bandwidth with up to 1,840 GMACS

lAutomatic single event upset (SEU) detection and correction

lDesign security with enhanced Advanced Encryption Standard (AES) algorithm and 256-bit volatile and non-volatile keys

lProductivity-boosting tools in Quartus® II software, including DSP Builder Advanced Blockset and incremental compilation

5. RF Card and Channel Card


圖6.RF卡和通路卡框圖

RF卡和通路卡主要特性:

lReduced board space, power, and cost via fewer data channels and higher throughput per channel

lLower system latency and increased system performance and reliability via greater integration

lDesign differentiation using highest DSP- and memory-to-logic ratios

Higher MIMO and bandwidth density compared to competitive offering

6.Studio Video Server

圖7.視頻服務(wù)器框圖

視頻服務(wù)器主要特性:

Best-in-class serial digital interface (SDI) solution

Support for multiple CODECs through user-friendly partial reconfiguration

Optimal memory design with native 10-bit support

Efficient video processing with high multipliers-and memory-to-logic ratios

Complete solution via CODECs and 1080p video framework IP core

采用28nm FPGA的100GbE線路卡設(shè)計(jì)方案

The components of a 100-GbE line card include:

■ Optical interface—The optical interface unit can consist of multiple SFP+ or XFP modules, or it can be driven by 100G traffic via CFP or QSFP modules.

■ PHY—The PHY unit is the serializer/deserializer (SERDES) component of the line card. The PHY line rate and jitter specifications should be compliant with the optical interface.

■ MAC/PCS—The MAC/PCS unit performs the gearbox, scrambling, and encoding functions based on the protocol. In the case of 40-GbE or 100-GbE implementations, there is a multilane distribution (MLD) function as per the IEEE 802.3ba specifications. In addition, flow control as well as error handling is performed by the MAC.In some cases, the received 10G data from the MAC unit is aggregated before it is passed over to the network processing unit (NPU).

■ NPU—The key function of the NPU is to optimize the performance of packet processing in the evolving functional framework of the line card. Key functions include compression, classification/lookup, modification, and deep-packet inspection. The most common function of the NPU is to interface with a switch fabric device that performs complicated routing of the packets through the network.

■ Traffic manager—The primary function of the traffic manager is to offer a large number of high-speed queues, optimize queue depths, and use sophisticated scheduling mechanisms to meet the QoS requirements of the application. Because NPUs are not designed with QoS in mind, they require excessive processing power and software optimization before they can function as efficiently as a dedicated traffic manager.


圖8。100-GbE線路卡元件框圖

圖9。采用兩片Stratix V FPGA的100-GbE線路卡框圖

100-GbE線路卡主要特性:

Higher system integration through highest density and hard PCS blocks for 40 GbE, 100 GbE, and Interlaken

High-bandwidth data-buffering with up to 1,600-Mbps external memory interfaces

Efficient implementation of packet processing and traffic management functions

Higher system performance while staying within your power and cost budget

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

京唐城際鐵路五座新建高鐵站——大廠站、香河站、寶坻站、玉田南站、唐山西站,主體施工和站房裝修已基本完成,各項(xiàng)驗(yàn)收工作正在有序開展,為年內(nèi)開通運(yùn)營(yíng)奠定了堅(jiān)實(shí)基礎(chǔ)。京唐城際鐵路起自北京城市副中心站,終至河北省唐山市既有唐山站...

關(guān)鍵字: 高鐵 鐵路 線路

最近為什么越來(lái)越多的研究開始利用FPGA作為CNN加速器?FPGA與CNN的相遇究竟能帶來(lái)什么神奇效果呢?原來(lái),F(xiàn)PGA擁有大量的可編程邏輯資源,相對(duì)于GPU,它的可重構(gòu)性以及高功耗能效比的優(yōu)點(diǎn),是GPU無(wú)法比擬的;同時(shí)...

關(guān)鍵字: FPGA 可編程邏輯資源 GPU

FPGA的應(yīng)用領(lǐng)域包羅萬(wàn)象,我們今天來(lái)看看在音樂(lè)科技領(lǐng)域及醫(yī)療照護(hù)的智能巧思。

關(guān)鍵字: FPGA 科技領(lǐng)域 智能

強(qiáng)大的產(chǎn)品可降低信號(hào)噪音并提高分辨率與動(dòng)態(tài)

關(guān)鍵字: Spectrum儀器 數(shù)字化儀 FPGA

最近某項(xiàng)目采用以太網(wǎng)通信,實(shí)踐起來(lái)有些奇怪,好像設(shè)計(jì)成只能應(yīng)答某類計(jì)算機(jī)的ICMP(ping)命令, 某類計(jì)算機(jī)指的是Windows特定系統(tǒng),其他系統(tǒng)發(fā)送ping都不能正確識(shí)別。

關(guān)鍵字: 嵌入式Linux FPGA 協(xié)議

近兩年,國(guó)外廠商的FPGA芯片價(jià)格飆升,由于價(jià)格,貨期,出口管制等多方面因素的影響,很多公司都在尋找FPGA國(guó)產(chǎn)化替代方案。我工作中正在使用的幾款芯片也面臨停產(chǎn)的風(fēng)險(xiǎn),用一片少一片,了解到國(guó)產(chǎn)FPGA發(fā)展的也不錯(cuò),完全自...

關(guān)鍵字: FPGA 芯片 EDA

Meta Quest Pro定于本月25日面市,定價(jià)1500美元。零售包裝內(nèi)含頭戴裝置,Quest Touch Pro手柄,充電底座,壓感筆尖(手柄附件),部分遮光罩(另有全遮光罩可選)。開發(fā)單位宣稱Meta Quest...

關(guān)鍵字: ST AN 傳感器 GB

今晚RTX 4090顯卡解禁了,有關(guān)性能測(cè)試的部分大家看得差不多了,這一代顯卡讓很多人有些擔(dān)憂的是功耗,TGP提升到了450W,比上代提升了100W,而且散熱器非??鋸?。而且官方建議配備850W電源,部分AIC的非公版顯...

關(guān)鍵字: TI 顯卡 電源 GB

佛山2022年9月26日 /美通社/ -- 近日,美的工業(yè)城西區(qū)項(xiàng)目同時(shí)榮獲LEED、WELL金級(jí)認(rèn)證。9月16日,美的工業(yè)城西區(qū)LEED ID+C 金級(jí)認(rèn)證授牌儀式在西區(qū)舉行,美國(guó)綠色建筑委員會(huì)(USGBC)北亞區(qū)董事...

關(guān)鍵字: 美的 BUILDING 電梯 GB

上海2022年9月26日 /美通社/ -- 近日,SGS與科勒(中國(guó))投資有限公司(以下簡(jiǎn)稱"科勒")在上海成功舉辦授證儀式??评掌煜碌腒-25820T-NA不粘深煎鍋榮獲SGS獨(dú)立慧鑒認(rèn)證。 SG...

關(guān)鍵字: 鋁合金 GB 測(cè)試儀器 溫度

嵌入式軟件

15715 篇文章

關(guān)注

發(fā)布文章

編輯精選

技術(shù)子站

關(guān)閉