www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁(yè) > 電源 > 數(shù)字電源
[導(dǎo)讀]LPC2930是集成了ARM968E-S CPU核和兩個(gè)TCM區(qū)塊的MCU,工作頻率高達(dá)125MHz,并具有全速USB 2.0 Host/OTG/Device控制器,CAN和LIN,56 kB SRAM,外接存儲(chǔ)器接口,三個(gè)10位ADC和多種串行接口,可廣泛應(yīng)用在消費(fèi)電子,工

LPC2930是集成了ARM968E-S CPU核和兩個(gè)TCM區(qū)塊的MCU,工作頻率高達(dá)125MHz,并具有全速USB 2.0 Host/OTG/Device控制器,CAN和LIN,56 kB SRAM,外接存儲(chǔ)器接口,三個(gè)10位ADC和多種串行接口,可廣泛應(yīng)用在消費(fèi)電子,工業(yè)和通信市場(chǎng)。本文介紹了LPC2930主要特性和優(yōu)勢(shì),整體方框圖和各種功能的方框圖,包括時(shí)鐘區(qū)框圖,調(diào)制和取樣控制子系統(tǒng)(MSCSS)方框圖,ADC方框圖,PWM方框圖,PCRSS方框圖,CGU0和CGU1方框圖,時(shí)鐘發(fā)生架構(gòu)圖和PLL方框圖以及自供電USB接口框圖與USB OTG端口配置圖。

The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USB 2.0 Host/OTG/Device controller, CAN and LIN, 56 kB SRAM, external memory interface, three 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, and communication markets. To optimize system power consumption, the LPC2930 has a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling.

LPC2930主要特性和優(yōu)勢(shì):

ARM968E-S processor running at frequencies of up to 125 MHz maximum.

Multilayer AHB system bus at 125 MHz with four separate layers.

On-chip memory:

Two Tightly Coupled Memories (TCM), 32 kB Instruction TCM (ITCM), 32 kB Data TCM (DTCM).

Two separate internal Static RAM (SRAM) instances; 32 kB SRAM and 16 kB SRAM.

8 kB ETB SRAM, also usable for code execution and data.

Dual-master, eight-channel GPDMA controller on the AHB multilayer matrix which can be used with the SPI interfaces and the UARTs, as well as for memory-to-memory transfers including the TCM memories.

External Static Memory Controller (SMC) with eight memory banks; up to 32-bit data bus; up to 24-bit address bus.

Serial interfaces:

USB 2.0 full-speed Host/OTG/Device controller with dedicated DMA controller and on-chip device PHY.

Two-channel CAN controller supporting FullCAN and extensive message filtering

Two LIN master controllers with full hardware support for LIN communication. The LIN interface can be configured as UART to provide two additional UART interfaces.

Two 550 UARTs with 16-byte Tx and Rx FIFO depths, DMA support, modem control, and RS-485/EIA-485 (9-bit) support.

Three full-duplex Q-SPIs with four slave-select lines; 16 bits wide; 8 locations deep;Tx FIFO and Rx FIFO.

Two I2C-bus interfaces.

Other peripherals:

One 10-bit ADC with 5.0 V measurement range and eight input channels with conversion times as low as 2.44 μs per channel.

Two 10-bit ADCs, 8-channels each, with 3.3 V measurement range provide an additional 16 analog inputs with conversion times as low as 2.44 μs per channel.Each channel provides a compare function to minimize interrupts.

Multiple trigger-start option for all ADCs: timer, PWM, other ADC, and external signal input.

Four 32-bit timers each containing four capture-and-compare registers linked to I/Os.

Four six-channel PWMs (Pulse-Width Modulators) with capture and trap functionality.

Two dedicated 32-bit timers to schedule and synchronize PWM and ADC.

Quadrature encoder interface that can monitor one external quadrature encoder.

32-bit watchdog with timer change protection, running on safe clock.

Up to 152 general-purpose I/O pins with programmable pull-up, pull-down, or bus keeper.

Vectored Interrupt Controller (VIC) with 16 priority levels.

Up to 22 level-sensitive external interrupt pins, including USB, CAN and LIN wake-up features.

Processor wake-up from power-down via external interrupt pins, CAN, or LIN activity.

Configurable clock-out pin for driving external system clocks.

Flexible Reset Generator Unit (RGU) able to control resets of individual modules.

Flexible Clock-Generation Unit (CGU) able to control clock frequency of individual modules:

On-chip very low-power ring oscillator; fixed frequency of 0.4 MHz; always on to provide a Safe_Clock source for system monitoring.

On-chip crystal oscillator with a recommended operating range from 10 MHz to 25 MHz. PLL input range 10 MHz to 25 MHz.

On-chip PLL allows CPU operation up to a maximum CPU rate of 125 MHz.

Generation of up to 11 base clocks.

Seven fractional dividers.

Second, dedicated CGU with its own PLL generates USB clocks and a configurable clock output.

Highly configurable system Power Management Unit (PMU):

clock control of individual modules.

allows minimization of system operating power consumption in any configuration.

Standard ARM test and debug interface with real-time in-circuit emulator.

Boundary-scan test supported.

ETM/ETB debug functions with 8 kB of dedicated SRAM also accessible for application code and data storage.

Dual power supply:

CPU operating voltage: 1.8 V ± 5 %.

I/O operating voltage: 2.7 V to 3.6 V; inputs tolerant up to 5.5 V.

208-pin LQFP package.

−40℃pplication  to +85℃ ambient operating temperature range.

圖1。LPC2930方框圖
[!--empirenews.page--]
圖2。LPC2930時(shí)鐘區(qū)框圖

圖3。LPC2930調(diào)制和取樣控制子系統(tǒng)(MSCSS)方框圖

圖4。LPC2930 ADC方框圖

圖5。LPC2930 PWM方框圖

圖6。LPC2930 PCRSS方框圖

圖7。LPC2930 CGU0方框圖

圖8。LPC2930時(shí)鐘發(fā)生架構(gòu)圖

圖9。LPC2930 PLL方框圖
[!--empirenews.page--]
圖10。LPC2930 CGU1方框圖

圖11。LPC2930 自供電USB接口框圖

圖12。LPC2930 總線供電USB接口框圖

圖13。LPC2930 USB端口配置圖:USB端口1 OTG雙規(guī)設(shè)備,USB端口2主機(jī)

圖13。LPC2930 USB OTG端口配置圖:USB端口1 主機(jī),USB端口2主機(jī)

圖14。LPC2930 USB OTG端口配置圖:USB端口2 設(shè)備,USB端口1主機(jī)
本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

隨著13代酷睿處理器的上市,銘瑄本次同步發(fā)布了四款Z790主板,包括兩款A(yù)TX、一款mATX,以及一款I(lǐng)TX迷你小板。其中,包括新款MS-終結(jié)者Z790M D5主板,售價(jià)僅1499元。將在10月20日21點(diǎn)隨13代酷睿處...

關(guān)鍵字: 酷睿 ATX 接口 DDR

腦機(jī)接口(Brain Computer Interface,BCI [4] ),指在人或動(dòng)物大腦與外部設(shè)備之間創(chuàng)建的直接連接,實(shí)現(xiàn)腦與設(shè)備的信息交換。這一概念其實(shí)早已有之,但直到上世紀(jì)九十年代以后,才開始有階段性成果出現(xiàn)...

關(guān)鍵字: 腦機(jī) 接口 設(shè)備

(全球TMT2022年9月6日訊)9月5日,思靈機(jī)器人發(fā)布“Agile Core & Diana”系列產(chǎn)品。本系列產(chǎn)品包括軟件Agile Core,和兩個(gè)智能力控機(jī)器人diana7系列。其中,思靈自主研發(fā)的操作...

關(guān)鍵字: 機(jī)器人 CORE AN 接口

在DDR4出現(xiàn)十年之后,DDR5翩翩來遲。作為十年之久的換代,DDR5的設(shè)計(jì)上實(shí)現(xiàn)了諸多突破:新的通道設(shè)計(jì)、片內(nèi)ECC、片上PMIC、更多溫度傳感器乃至插槽缺口的位移等。新的設(shè)計(jì)規(guī)范和標(biāo)準(zhǔn),讓內(nèi)存容量、帶寬和傳輸速率得以...

關(guān)鍵字: SPD DDR5 DIMM Rambus 接口

北京2022年8月23日 /美通社/ -- 隨著"雙碳"目標(biāo)及"東數(shù)西算"工程推進(jìn),綠色低碳已成為數(shù)據(jù)中心建設(shè)的主旋律。液冷憑借其在制冷領(lǐng)域節(jié)能降碳的突出優(yōu)勢(shì),成為未來新...

關(guān)鍵字: 數(shù)據(jù)中心 接口 模塊化 控管

北京2022年8月22日 /美通社/ -- 8月19日,在"新新向上 智匯同行"2022年浪潮網(wǎng)絡(luò)合作伙伴大會(huì)上,浪潮網(wǎng)絡(luò)發(fā)布400G云中心網(wǎng)絡(luò)核心交換機(jī)產(chǎn)品——CN12900E,擁有400...

關(guān)鍵字: 交換機(jī) 網(wǎng)絡(luò) 端口 數(shù)據(jù)中心

(全球TMT2022年8月22日訊)8月19日,在"新新向上 智匯同行"2022年浪潮網(wǎng)絡(luò)合作伙伴大會(huì)上,浪潮網(wǎng)絡(luò)發(fā)布400G云中心網(wǎng)絡(luò)核心交換機(jī)產(chǎn)品——CN12900E,擁有400G算網(wǎng)一體核心超寬端口,適用于云計(jì)算...

關(guān)鍵字: 交換機(jī) 網(wǎng)絡(luò) 矩陣 端口

(全球TMT2022年8月12日訊)奎芯科技(M SQUARE)于2021年在上海成立,是一家專業(yè)的集成電路IP和Chiplet產(chǎn)品供應(yīng)商。公司于2022年1月獲得Pre-A輪超億元投資,奎芯致力于提供新的國(guó)產(chǎn)化選型方...

關(guān)鍵字: CHIP 芯科 晶圓代工 接口

(全球TMT2022年8月11日訊)在后疫情時(shí)代,餐飲企業(yè)思考核心問題是如何讓業(yè)務(wù)實(shí)現(xiàn)可持續(xù)發(fā)展?毫無疑問,數(shù)字化轉(zhuǎn)型(DX)是應(yīng)對(duì)這一課題的關(guān)鍵手段。富士通為餐飲企業(yè)打造了一套面向DX的中臺(tái)解決方案,能夠幫助餐飲企業(yè)...

關(guān)鍵字: 富士通 數(shù)字化 可持續(xù)發(fā)展 接口

(全球TMT2022年8月4日訊)武漢一大學(xué)為采用浪潮網(wǎng)絡(luò)提供的智聯(lián)解決方案對(duì)新校區(qū)實(shí)驗(yàn)室進(jìn)行高規(guī)格建設(shè)。浪潮網(wǎng)絡(luò)通過配置SC9600系列交換機(jī)作為計(jì)算網(wǎng)絡(luò)的核心、以S5560系列交換機(jī)作為接入,為網(wǎng)絡(luò)靶場(chǎng)實(shí)驗(yàn)室、虛擬...

關(guān)鍵字: 數(shù)字化 網(wǎng)絡(luò) 交換機(jī) 端口

數(shù)字電源

15504 篇文章

關(guān)注

發(fā)布文章

編輯精選

技術(shù)子站

關(guān)閉