www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁(yè) > 汽車電子 > 汽車電子技術(shù)文庫(kù)
[導(dǎo)讀] LatTIce公司的ECP5-5G系列是低成本低功耗小尺寸的FPGA系列產(chǎn)品,提供高性能特性如增強(qiáng)的DSP架構(gòu),高速SERDES和高速源同步接口,以及高達(dá)84K邏輯單元的查找表(LUT),支持高

LatTIce公司的ECP5-5G系列是低成本低功耗小尺寸的FPGA系列產(chǎn)品,提供高性能特性如增強(qiáng)的DSP架構(gòu),高速SERDES和高速源同步接口,以及高達(dá)84K邏輯單元的查找表(LUT),支持高達(dá)365個(gè)用戶I/O,高達(dá)156個(gè)18 x 18乘法器和各種并行I/O標(biāo)準(zhǔn),特別適合用在量大高速低成本的應(yīng)用如汽車娛樂系統(tǒng),小型無(wú)線基站和低功耗工業(yè)視頻照相機(jī).本文介紹了ECP5-5G主要特性,框圖和ECP5-5G Versa開發(fā)板主要特性,電路圖和材料清單.

The ECP5/ECP5-5G family of FPGA devices is opTImized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combinaTIon is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, high-speed, low-cost applicaTIons.

The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards, including DDR2/3, LPDDR2/3, XGMII and 7:1 LVDS.

The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate.

The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance.

The Lattice Diamond™ design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

ECP5-5G主要特性:

• Higher Logic Density for Increased System Integration

• 12K to 84K LUTs

• 197 to 365 user programmable I/Os

• Embedded SERDES

• 270 Mb/s, up to 3.2 Gb/s,SERDES interface(ECP5)

• 270 Mb/s, up to 5.0 Gb/s,SERDES interface (ECP5-5G)

• Supports eDP in RDR (1.62 Gb/s) and HDR(2.7 Gb/s)

• Up to four channels per device: PCI Express, Ethernet(1GbE,SGMII,XAUI),and CPRI

• sysDSP™

• Fully cascadable slice architecture

• 12 to 160 slices for high performance multiply and accumulate

• Powerful 54-bit ALU operations

• Time Division Multiplexing MAC Sharing

• Rounding and truncation

• Each slice supports • Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers

• Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations

• Flexible Memory Resources

• Up to 3.744 Mb sysMEM™ Embedded Block RAM (EBR)

• 194K to 669K bits distributed RAM

• sysCLOCK Analog PLLs and DLLs

Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12

• Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

• Dedicated read/write levelling functionality

• Dedicated gearing logic

• Source synchronous standards support • ADC/DAC, 7:1 LVDS, XGMII

• High Speed ADC/DAC devices

• Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate

• Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

• On-chip termination

• LVTTL and LVCMOS 33/25/18/15/12

• SSTL 18/15 I, II

• HSUL12

• LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

?subLVDS and SLVS, MIPI D-PHY input interfaces

• Flexible Device Configuration

• Shared bank for configuration I/Os

• SPI boot flash interface

• Dual-boot images supported

• Slave SPI

• TransFR™ I/O for simple field updates

• Single Event Upset (SEU) Mitigation Support

• Soft Error Detect – Embedded hard macro

• Soft Error Correction – Without stopping user operation

• Soft Error Injection – Emulate SEU event to debug system error handling

• System Level Support

• IEEE 1149.1 and IEEE 1532 compliant

• Reveal Logic Analyzer

• On-chip oscillator for initialization and general use

• 1.1 V core power supply

圖1. ECP5-5G簡(jiǎn)化框圖: LFE5UM/LFE5UM5G-85

ECP5-5G主要特性:

Up to 3.2 Gbps SERDES rate with ECP5, and up to 5 Gbps with ECP5-5G

Up to 4 channels per device in dual channel blocks for higher granularity

Enhanced DSP blocks provide 2x resource improvement for symmetrical filters

Single event upset (SEU) mitigation support Programmable IO support for LVCMOS 33/25/18/15/12, XGMII, LVTTL, LVDS, Bus-LVDS, 7:1 LVDS, LVPECL and MIPI D-PHY input interfaces

ECP5-5G Versa開發(fā)板

The ECP5-5G™ Versa Development Board allows designers to investigate and experiment with the features of the ECP5-5G Field-Programmable Gate Array. The features of the ECP5-5G Versa Development Board can assist engineers with rapid prototyping and testing of their specific designs. The ECP5-5G Versa Development Board is part of the ECP5-5G Versa Development Kit. The guide is intended to be referenced in conjunction with demo user guides to demonstrate the ECP5-5G FPGA.

圖2. ECP5-5G Versa開發(fā)板外形圖

ECP5-5G Versa開發(fā)板主要特性:

• Half-length PCI Express form-factor

— Allows demonstration of PCI Express x1 interconnection

• Electrical testing of one full-duplex SERDES channel via SMA connections

• USB-B connection for UART and device programming

• Two RJ45 interfaces to 10/100/1000 Ethernet to RGMII

• On-board Boot Flash

— 128M Serial SPI Flash

• DDR3-1866 memory components (64Mb/x16)

• Expansion mezzanine interconnection for prototyping

• 14-segment alpha-numeric display

• Switches, LEDs and displays for demo purposes

• Diamond® programming support

• On-board reference clock sources

圖3.ECP5-5G Versa開發(fā)板框圖

圖4.ECP5-5G Versa開發(fā)板電路圖:電壓穩(wěn)壓器

圖5.ECP5-5G Versa開發(fā)板電路圖:編程

圖6.ECP5-5G Versa開發(fā)板電路圖:SERDES

圖7.ECP5-5G Versa開發(fā)板電路圖:10/100/1000-T PHY #1/RJ45

圖8.ECP5-5G Versa開發(fā)板電路圖:10/100/1000-T PHY #2/RJ45

圖9.ECP5-5G Versa開發(fā)板電路圖:DDR3存儲(chǔ)器

圖10.ECP5-5G Versa開發(fā)板電路圖:LED和開關(guān)

圖11.ECP5-5G Versa開發(fā)板電路圖:參考時(shí)鐘發(fā)生器

圖12.ECP5-5G Versa開發(fā)板電路圖:擴(kuò)展連接器

ECP5-5G Versa開發(fā)板材料清單:


詳情請(qǐng)見:


DS1044.pdf
ECP5-5GVersaDevKitQS039.pdf

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫?dú)角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

倫敦2024年8月29日 /美通社/ -- 英國(guó)汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時(shí)1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動(dòng) BSP

北京2024年8月28日 /美通社/ -- 越來(lái)越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運(yùn)行,同時(shí)企業(yè)卻面臨越來(lái)越多業(yè)務(wù)中斷的風(fēng)險(xiǎn),如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報(bào)道,騰訊和網(wǎng)易近期正在縮減他們對(duì)日本游戲市場(chǎng)的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)開幕式在貴陽(yáng)舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語(yǔ)權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點(diǎn): 有效應(yīng)對(duì)環(huán)境變化,經(jīng)營(yíng)業(yè)績(jī)穩(wěn)中有升 落實(shí)提質(zhì)增效舉措,毛利潤(rùn)率延續(xù)升勢(shì) 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長(zhǎng) 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競(jìng)爭(zhēng)力 堅(jiān)持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競(jìng)爭(zhēng)優(yōu)勢(shì)...

關(guān)鍵字: 通信 BSP 電信運(yùn)營(yíng)商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺(tái)與中國(guó)電影電視技術(shù)學(xué)會(huì)聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會(huì)上宣布正式成立。 活動(dòng)現(xiàn)場(chǎng) NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長(zhǎng)三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會(huì)上,軟通動(dòng)力信息技術(shù)(集團(tuán))股份有限公司(以下簡(jiǎn)稱"軟通動(dòng)力")與長(zhǎng)三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉