www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁(yè) > 嵌入式 > 嵌入式硬件

NXP公司的LPC2927/2929是基于ARM968E-S核的微控制器,集成了工作頻率高達(dá)125MHz的兩個(gè)TCM區(qū)塊,全速USB 2.0 OTG和設(shè)備控制器,CAN和LIN,56KB SRAM,多達(dá)768KB閃存,外接存儲(chǔ)器接口,三個(gè)10位ADC以及多個(gè)串行和并行接口,可廣泛用于消費(fèi)類電子,工業(yè),醫(yī)療設(shè)備和通信市場(chǎng)。本文介紹了LPC2927/2929的主要特性,方框圖,自供電和總線供電設(shè)備的LPC2927/2929 USB接口連接圖,USB OTG端口和USB設(shè)備端配置以及Hitex 公司的LPC2900 評(píng)估板LPC29XX-A1的主要特性和詳細(xì)電路圖。

LPC2927/2929 ARM9 microcontroller with CAN, LIN, and USB OTG/Device

The LPC2927/2929 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USB 2.0 OTG and device controller, CAN and LIN, 56 kB SRAM, up to 768 kB flash memory, external memory interface, three 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, medical, and communication markets. To optimize system power consumption, the LPC2927/2929 has a very flexible Clock Generation Unit(CGU) that provides dynamic clock gating and scaling.

LPC2927/2929主要特性:

ARM968E-S processor running at frequencies of up to 125 MHz maximum.

Multi-layer AHB system bus at 125 MHz with four separate layers.

On-chip memory:

Two Tightly Coupled Memories (TCM), 32 kB Instruction TCM (ITCM), 32 kB Data TCM (DTCM).

Two separate internal Static RAM (SRAM) instances; 32 kB SRAM and 16 kB SRAM.

8 kB ETB SRAM also available for code execution and data.

Up to 768 kB high-speed flash-program memory.

16 kB true EEPROM, byte-erasable and programmable.

Dual-master, eight-channel GPDMA controller on the AHB multi-layer matrix which can be used with the SPI interfaces and the UARTs, as well as for memory-to-memory transfers including the TCM memories.

External Static Memory Controller (SMC) with eight memory banks; up to 32-bit data bus; up to 24-bit address bus.

Serial interfaces:

USB 2.0 full-speed device/OTG controller with dedicated DMA controller and on-chip device PHY.

Two-channel CAN controller supporting Full-CAN and extensive message filtering

Two LINmastercontrollers with full hardware support for LIN communication. The LIN interface can be configured as UART to provide two additional UART interfaces.

Two 550 UARTs with 16-byte Tx and Rx FIFO depths, DMA support, and RS485(9-bit) support.

Three full-duplex Q-SPIs with four slave-select lines; 16 bits wide; 8 locations deep;Tx FIFO and Rx FIFO.

Two I2C-bus interfaces.

Other peripherals:

One 10-bit ADC with 5.0 V measurement range and eight input channels with conversion times as low as 2.44s per channel.

Two 10-bit ADCs, 8-channels each, with 3.3 V measurement range provide an additional 16 analog inputs with conversion times as low as 2.44s per channel.Each channel provides a compare function to minimize interrupts.

Multiple trigger-start option for all ADCs: timer, PWM, other ADC, and external signal input.

Four 32-bit timers each containing four capture-and-compare registers linked to I/Os.

Four six-channel PWMs (Pulse-Width Modulators) with capture and trap functionality.

Two dedicated 32-bit timers to schedule and synchronize PWM and ADC.

Quadrature encoder interface that can monitor one external quadrature encoder.

32-bit watchdog with timer change protection, running on safe clock.

Up to 104 general-purpose I/O pins with programmable pull-up, pull-down, or bus keeper.

Vectored Interrupt Controller (VIC) with 16 priority levels.

Up to 21 level-sensitive external interrupt pins, including USB, CAN and LIN wake-up features.

Configurable clock-out pin for driving external system clocks.

Processor wake-up from power-down via external interrupt pins; CAN or LIN activity.

Flexible Reset Generator Unit (RGU) able to control resets of individual modules.

Flexible Clock-Generation Unit (CGU0) able to control clock frequency of individual modules:

On-chip very low-power ring oscillator; fixed frequency of 0.4 MHz; always on to provide a Safe_Clock source for system monitoring.

On-chip crystal oscillator with a recommended operating range from 10 MHz to 25 MHz. PLL input range 10 MHz to 25 MHz.

On-chip PLL allows CPU operation up to a maximum CPU rate of 125 MHz.

Generation of up to 11 base clocks.

Seven fractional dividers.

Second CGU (CGU1) with its own PLL generates USB clocks and a configurable clock output.

Highly configurable system Power Management Unit (PMU):

clock control of individual modules.

allows minimization of system operating power consumption in any configuration.

Standard ARM test and debug interface with real-time in-circuit emulator.

Boundary-scan test supported.

ETM/ETB debug functions with 8 kB of dedicated SRAM also accessible for application code and data storage.

Dual power supply:

CPU operating voltage: 1.8 V5 %.

I/O operating voltage: 2.7 V to 3.6 V; inputs tolerant up to 5.5 V.

144-pin LQFP package.

40℃ to +85℃ ambient operating temperature range.



圖1。LPC2927/2929方框圖



圖2。自供電設(shè)備的LPC2927/2929 USB接口



圖3??偩€供電設(shè)備的LPC2927/2929 USB接口



圖4。LPC2927/2929 USB OTG端口配置



圖5。LPC2927/2929 USB設(shè)備端口配置

LPC2900 評(píng)估板LPC29XX-A1

This evaluation board hosts the LPC2929 or LPC2939 microcontroller from NXP with an embedded ARM968E-S processor core and with an JTAG interface. In addition the driver chips for the external communication interfaces are included. All microcontroller IO port pins are accessible via connectors. The device drivers can be disabled via jumpers to have control of the microcontroller IO pins.

評(píng)估板包括:

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2929 or

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2939

support for internal 768kByte FLASH and 80kByte SRAM

support of 2 CAN and 2 RS232 ports

external SRAM 512k x 8 (limitation for evaluation board V1.0)

2 x small 7-segment LEDs attached to port pins

3 buttons for reset, IRQ and port pin

32,768kHz + 16MHz Quartz

configuration of ports, reset, etc. via jumpers

JTAG debugger support with JTAG connector

2 x 24 pin connector for BLDC motor add-on board

1.8V and 3.3V power regulator,+5V directly from USB

USB device support

USB-OTG device support (LPC2939 only)

USB powered or alternative external power via BNC connector

5V Poti to evaluate ADC

power, reset and enumeration LED indicator

PCB, size 152x138mm

The Kits includes

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2929 or

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2939 CD-ROM with

Examples for Keil and HiTOP

- Keil : RAM application with USB HID

- HiTOP: 5V ADC demonstration

The Board schematic as reference design

An USB-cable (A - MiniB)



圖6。評(píng)估板LPC29XX-A1外形圖



圖7。評(píng)估板LPC29XX-A1電路圖(1)



圖8。評(píng)估板LPC29XX-A1電路圖(2)



圖9。評(píng)估板LPC29XX-A1電路圖(3)



圖10。評(píng)估板LPC29XX-A1電路圖(4)



圖11。評(píng)估板LPC29XX-A1電路圖(5)



圖12。評(píng)估板LPC29XX-A1電路圖(6)



圖13。評(píng)估板LPC29XX-A1電路圖(7)



圖14。評(píng)估板LPC29XX-A1電路圖(8)



圖15。評(píng)估板LPC29XX-A1電路圖(9)

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫?dú)角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

倫敦2024年8月29日 /美通社/ -- 英國(guó)汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時(shí)1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動(dòng) BSP

北京2024年8月28日 /美通社/ -- 越來(lái)越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運(yùn)行,同時(shí)企業(yè)卻面臨越來(lái)越多業(yè)務(wù)中斷的風(fēng)險(xiǎn),如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報(bào)道,騰訊和網(wǎng)易近期正在縮減他們對(duì)日本游戲市場(chǎng)的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)開幕式在貴陽(yáng)舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語(yǔ)權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點(diǎn): 有效應(yīng)對(duì)環(huán)境變化,經(jīng)營(yíng)業(yè)績(jī)穩(wěn)中有升 落實(shí)提質(zhì)增效舉措,毛利潤(rùn)率延續(xù)升勢(shì) 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長(zhǎng) 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競(jìng)爭(zhēng)力 堅(jiān)持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競(jìng)爭(zhēng)優(yōu)勢(shì)...

關(guān)鍵字: 通信 BSP 電信運(yùn)營(yíng)商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺(tái)與中國(guó)電影電視技術(shù)學(xué)會(huì)聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會(huì)上宣布正式成立。 活動(dòng)現(xiàn)場(chǎng) NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長(zhǎng)三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會(huì)上,軟通動(dòng)力信息技術(shù)(集團(tuán))股份有限公司(以下簡(jiǎn)稱"軟通動(dòng)力")與長(zhǎng)三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉