www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁 > 嵌入式 > 嵌入式軟件
[導(dǎo)讀]ST EVALSP1340CPU嵌入600MHz MPU開發(fā)方案

ST公司的SPEAr1340是SPEAr®(結(jié)構(gòu)處理器增強架構(gòu))系列微處理器的系統(tǒng)級芯片(SoC),CPU子系統(tǒng)采用高達600MHz的2x ARM Cortex A9核,每個核有32+32 KB L1高速緩存,共享的512KB L2高速緩存,高達166MHz的片上網(wǎng)絡(luò)總線矩陣, 32KB引導(dǎo)ROM,32+4KB靜態(tài)RAM,主要用于低成本平板電腦,薄型客戶端,媒體手機和工業(yè)/打印機智能屏.本文介紹了SPEAr1340主要特性,架構(gòu)框圖以及EVALSP1340CPU評估板主要特性,框圖,電路圖,材料清單和PCB布局圖.

The SPEAr1340 device is a system-on-chip belonging to the SPEAr® (Structured Processor Enhanced Architecture) family of embedded microprocessors. The product is suitable for consumer and professional applications where an advanced human machine interface (HMI) combined with high performance are required, such as low-cost tablets, thin clients, media phones and industrial/printer smart panels.

The device is hardware-compliant to the support of both real-time (RTOS) and high-level (HLOS) operating systems, such as Android, Linux and Windows Embedded Compact 7.

The architecture of SPEAr1340 is based on several internal components, communicating through a multilayer interconnection matrix (BUSMATRIX). This switching structure enables different data flows to be carried out concurrently, improving the overall platform efficiency.

In particular, high-performance master agents are directly interconnected with the DDR memory controller in order to reduce access latency. The overall memory bandwidth assigned to each master port can be programmed and optimized through an internal weighted round-robin (WRR) arbitration scheme.

SPEAr1340主要特性:

■ CPU subsystem:

– 2x ARM Cortex A9 cores, up to 600 MHz

– 32+32 KB L1 caches per core, with parity check

– Shared 512 KB L2 cache

– Accelerator coherence port (ACP)

■ Network-on-chip bus matrix, up to 166 MHz

■ 32 KB Boot ROM, 32+4 KB Static RAMs

■ Memory interfaces:

– DDR controller (DDR3-1066, DDR2-800), 16-/32-bit, up to 2 GB address space

– Serial NOR Flash controller

– Parallel NAND Flash/NOR Flash/SRAM controller

■ Connectivity:

– 2 x USB 2.0 Host ports (integrated PHY)

– 1 x USB 2.0 OTG port (integrated PHY)

– 1 x Giga/Fast Ethernet port (external GMII/ RGMII/MII/RMII PHY)

– 1 x PCIe 2.0 RC/EP port (integrated PHY)

– 1 x 3Gb/s Serial ATA Host port (integrated PHY)

– 1 x memory card interface: SDIO/MMC, CF/CF+, xD

– 2 x UART ports, with IrDA option

– 2 x I2C bus controllers, master/slave

– 1 x synchronous serial port, SPI/Microwire/TI protocols, master/slave

– 2 x consumer electronic control (HDMI CEC) ports

– 10-bit ADC: 8 channels, 1 Msps, with autoscan

– Programmable bidirectional GPIO signals with interrupt capability

■ HMI support:

– LCD display controller, up to 1920 x 1200, 60 Hz, 24 bpp

High-performance 2D/3D GPU, up to 1080p

– Hardware video decoder: multistandard up to 1080p, JPEG

– Hardware video encoder: H.264 up to 1080p, JPEG

– Video input parallel port, with alternate configuration for 4 x camera interfaces – Digital audio ports: up to 7.1 multichannel surround, I2S (8 in, 8 out) and S/PDIF – 6 x 6 keyboard controller

– Resistive touchscreen interface

■ Security:

– Cryptographic co-processor: DES, 3DES, AES, HMAC, PKA, RNG

■ Miscellaneous functions:

– Energy saving: power islands, clock gating, dynamic frequency scaling

– 2 x DMA controllers (total 16 channels)

– 11 x general purpose timers, 2 x watchdogs, 1 x real-time clock

– 4 x PWM generators

– Embedded sensor for junction temperature monitoring

OTP (one-time programmable) bits

– Debug and trace interfaces: JTAG/PTM

 

 

圖1.SPEAr1340架構(gòu)框圖

EVALSP1340CPU評估板

This evaluation board is intended to be used to:

● enable quick evaluate and debugging of software for the SPEAr1340 embedded MPU

● act as a learning tool for rapid familiarity with the features of the SPEAr1340

● provide a reference design to use as a starting point for the development of a final application board

The EVALSP1340CPU board is equipped with interfaces to the high-speed peripherals embedded in SPEAr1340 device.

 

 

圖2.EVALSP1340CPU評估板外形圖

EVALSP1340CPU評估板主要特性:

● SPEAr1340 embedded MPU

[!--empirenews.page--]

● 4 DDR3 chips (32-bit) 1 GB

● Serial NOR Flash, 8 MB

● 8-bit NAND Flash, 2 Gb

● 16-bit NAND Flash expansion connector

● Audio stereo jack and microphone

● Two USB 2.0 high speed host ports

● One OTG 2.0 high speed port (Micro USB-AB)

● One 10/100/1000 Ethernet port

● One PCIe X1 Root Complex connector

● One SATA connector

● One SDIO connector

● One UART serial port (up to 115 Kbaud)

● LCD connectors (LVDS bus - TFT panel)

● Camera module

● MEMS (accelerometer & magnetometer)

● Debug port (CPU JTAG connector)

Optional

● 10" LCD kit - order code EVALSP1340LCD

● CLCD Video HDMI transmitter plugboard - order code EVALSP1340HDM

 

 

圖3.EVALSP1340CPU評估板方框圖

 

 

圖4.EVALSP1340CPU評估板電路圖(1)

 

 

圖5.EVALSP1340CPU評估板電路圖(2)

 

 

圖6.EVALSP1340CPU評估板電路圖(3)

 

 

圖7.EVALSP1340CPU評估板電路圖(4)

 

 

圖8.EVALSP1340CPU評估板電路圖(5)

 

 

圖9.EVALSP1340CPU評估板電路圖(6)

 

 

圖10.EVALSP1340CPU評估板電路圖(7)

 

 

圖11.EVALSP1340CPU評估板電路圖(8)

 

 

圖12.EVALSP1340CPU評估板電路圖(9)

 

 

圖13.EVALSP1340CPU評估板電路圖(10)

 

 

圖14.EVALSP1340CPU評估板電路圖(11)

 

 

圖15.EVALSP1340CPU評估板電路圖(12)

 

 

圖16.EVALSP1340CPU評估板電路圖(13)

 

 

圖17.EVALSP1340CPU評估板電路圖(14)

 

 

圖18.EVALSP1340CPU評估板電路圖(15)

 

 

圖19.EVALSP1340CPU評估板電路圖(16)

 

 

圖20.EVALSP1340CPU評估板電路圖(17)

EVALSP1340CPU評估板材料清單:

 

 

 

 

 

 

 

 

 

[!--empirenews.page--]

 

圖21.EVALSP1340CPU評估板元件布局圖(1)

 

 

圖22.EVALSP1340CPU評估板元件布局圖(2)

 

 

圖23.EVALSP1340CPU評估板元件布局圖(3)

本站聲明: 本文章由作者或相關(guān)機構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內(nèi)容真實性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

-CAS推出CAS IP Finder,旨在改進知識產(chǎn)權(quán)搜索 AI增強解決方案深化搜索功能,優(yōu)化用戶體驗  俄亥俄州哥倫布2025年9月9日 /美通社/ --...

關(guān)鍵字: FINDER IP ST AI

Arm 控股有限公司(納斯達克股票代碼:ARM,以下簡稱 Arm)今日宣布推出全新 Arm? Lumex? 計算子系統(tǒng) (Compute Subsystem, CSS) 平臺,這是一套專為旗艦級智能手機及下一代個人電腦加...

關(guān)鍵字: CPU AI 消費電子

Arm 控股有限公司(納斯達克股票代碼:ARM,以下簡稱 Arm)今日宣布推出全新 Arm? Lumex?計算子系統(tǒng) (Compute Subsystem, CSS) 平臺,這是一套專為旗艦級智能手機及下一代個人電腦加速...

關(guān)鍵字: 消費電子 CPU AI

柏林2025年9月9日 /美通社/ -- 總部位于迪拜的生活方式科技品牌ASTRAUX強勢亮相2025年柏林國際電子消費品展覽會(IFA),首次推出的三款原創(chuàng)產(chǎn)品引發(fā)廣泛關(guān)注,成功將品牌推向綠色出行與智能生活領(lǐng)域的輿論焦...

關(guān)鍵字: ST COM AI GLOBAL

北京2025年9月5日 /美通社/ -- 近日,2025年中瑞商業(yè)大獎頒獎典禮在北京舉行,SGS通標(biāo)標(biāo)準(zhǔn)技術(shù)服務(wù)有限公司(以下稱SGS通標(biāo))作為瑞士SGS在中國的分支機構(gòu)榮獲了傳承獎的殊榮。SGS通標(biāo)北京總經(jīng)理...

關(guān)鍵字: 可持續(xù)發(fā)展 ST AI ABILITY

RighValor現(xiàn)已基于Synaptics? Astra? SL1600系列SOC運行,提供隱私至上的實時邊緣智能。 加利福尼亞州帕洛阿爾托2025年9月5日 /美通社/ --?邊緣分布式代理AI先驅(qū)企業(yè)Righ今日...

關(guān)鍵字: 智能家居 SYNAPTICS AI ST

8位單片機在嵌入式設(shè)計領(lǐng)域已經(jīng)成為半個多世紀以來的主流選擇。盡管嵌入式系統(tǒng)市場日益復(fù)雜,8位單片機依然不斷發(fā)展,積極應(yīng)對新的挑戰(zhàn)和系統(tǒng)需求。如今,Microchip推出的8位PIC?和AVR?單片機系列,配備了先進的獨立...

關(guān)鍵字: 單片機 嵌入式 CPU

MarketsandMarkets預(yù)測,到2027年,全球嵌入式AI市場規(guī)模將超過200億美元,年復(fù)合增長率高達30%。這一增長背后,是對高算力、低功耗、實時性和安全性的迫切需求,以及技術(shù)碎片化與跨界融合的復(fù)雜挑戰(zhàn)。在這...

關(guān)鍵字: Renesas AI 瑞薩電子 嵌入式AI MCU MPU

馬薩諸塞州劍橋2025年8月20日 /美通社/ -- 今天,晶泰科技(2228.HK)宣布與韓國領(lǐng)先的制藥企業(yè)——韓國Dong-A ST(東亞公司)簽署合作備忘錄(MOU),...

關(guān)鍵字: 泰科 AI 機器人 ST
關(guān)閉